## Statement of Volatility – Dell EMC PowerEdge C6400 and C6420 The Dell EMC PowerEdge C6400 and C6420 contain both volatile and non-volatile (NV) components. Volatile components lose their data after removal of power from the component. Non-volatile components continue to retain their data even after the power has been removed from the component. Components chosen as user-definable configuration options (those not soldered to the motherboard) are not included in the Statement of Volatility. Configuration option information (pertinent to options such as microprocessors, remote access controllers, and storage controllers) is available by component separately. The following components are present in the PowerEdge C6400 and C6420 servers. | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |--------------------------|---------------------------------|----------|-------------------------|----------------------------------|--------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Planar | | | | | | | | | | | | PCH Internal<br>CMOS RAM | Non-<br>Volatile | 1 | U_LBG | 256 Bytes | Battery-<br>backed<br>CMOS RAM | No | Real-time<br>clock and<br>BIOS<br>configuration<br>settings | BIOS | N/A – BIOS<br>only control | Perform the following steps: 1) Set NVRAM_CLR jumper to clear BIOS configuration settings at boot and reboot system; 2) AC power off system, remove coin cell battery for 30 seconds, replace battery and power on; 3) Restore default configuration in F2 system setup menu. | | BIOS<br>Password (part | Non-<br>Volatile | 1 | U_LBG | 16 Bytes<br>(out of 256<br>bytes | Battery-<br>backed<br>CMOS RAM | Yes | Password to change BIOS settings | Keyboard | N/A – BIOS<br>only control | 1) Place shunt on<br>J_PSWD_NVRAM<br>jumper pins 2 and 4. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |------------------------------|---------------------------------|----------|-------------------------|---------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | of PCH internal<br>CMOS RAM) | | | | used for<br>PCH<br>Internal<br>CMOS<br>RAM) | | | | | | 2) AC power off is required after placing the shunt. 3) AC power on with the shunt in place and then can be removed | | Primary BIOS<br>SPI Flash | Non-<br>Volatile | 1 | U_SPI_BIO<br>S | 32 MB | SPI Flash | No | Boot code | SPI<br>interface<br>via PCH | Software write protected | Not possible with any utilities or applications and system is not functional if corrupted/removed. | | iDRAC SPI<br>Flash | Non-<br>Volatile | 1 | U_BMC_S<br>PI | 4 MB | SPI Flash | No | iDRAC Uboot<br>(bootloader) | SPI<br>interface<br>via iDRAC | Embedded iDRAC subsystem firmware actively controls sub area based write protection as needed. | User cannot clear completely. However, user data, lifecycle log and archive, SEL, fw image repository can be cleared via Delete Configuration and Retire System, accessible in Lifecycle Controller interface | | BMC eMMC | Non-<br>Volatile | 1 | U_EMMC | 4 GB | eMMC NAND<br>Flash | No | Operational iDRAC FW, Lifecycle Controller (LC) USC partition, LC service diags, LC OS drivers, USC firmware | NAND<br>Flash<br>interface<br>via iDRAC | Embedded<br>FW write<br>protected | User cannot clear<br>completely. However,<br>user data, lifecycle log<br>and archive, SEL, fw<br>image repository can<br>be cleared via Delete<br>Configuration and<br>Retire System, | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |------------------------------------------|---------------------------------|--------------------------------------------------------------|----------------------------------|-------------------------------|--------------------------------------|---------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | | | | | | | | | | | accessible in Lifecycle<br>Controller interface | | CPU Vcore<br>and Memory<br>regulator | Non-<br>Volatile | 2 | PU2, PU9 | 16 KB | ROM | No | Operational parameters | Programme<br>d at factory<br>via I2C | No write protect | User cannot clear. | | Vmem<br>Regulators | Non-<br>Volatile | 2 | PU15,<br>PU21 | 16 KB | ROM | No | Operational parameters | Programme<br>d at factory<br>via I2C | no write protect | User cannot clear. | | System CPLD<br>RAM | Volatile | 1 | U_CPLD | 92 KB | Flash | No | Not utilized | Not utilized | Not accessible | Not accessible | | System CPLD<br>FLASH | Non-<br>Volatile | 1 | U_CPLD | 256 KB | RAM | No | Power on<br>System<br>Firmware | Firmware update | BIOS Security<br>Protocols | User cannot clear. | | System<br>Memory:<br>RDIMM and<br>LRDIMM | Volatile | Up to 16<br>per CPU | CPU1<2:1><br>_CH<5:0>_<br>D<1:0> | Up to 64<br>GB per<br>DIMM | DRAM | Yes | System OS<br>RAM | System OS | OS Control | Reboot or power down system | | System<br>Memory:<br>NVDIMMM-N | Non-<br>Volatile | Up to 4<br>per<br>CPUs 1<br>and 2 (12<br>total in<br>system) | CPU1<2:1><br>_CH<5:0>_<br>D1 | 128 GB<br>per<br>NVDIMM-<br>N | Flash –<br>NVDIMM | No | Data integrity | When system initiates a Save (AC loss, shutdown, etc.), NVDIMM-N controller will transfer data from | Neither system nor OS can access the flash, only a system initiated Save will trigger the NVDIMM-N controller to transfer data | Using BIOS menu<br>option, select<br>NVDIMM factory reset | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |---------------------|---------------------------------|----------|-------------------------|-----------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------|-----------------------------| | | | | | | | | | DRAM to<br>Flash | from DRAM to flash | | | Internal USB<br>Key | Non-<br>Volatile | Up to 1 | INTERNAL<br>_USB1 | Varies<br>(not<br>factory<br>installed) | Flash | Yes | General<br>purpose USB<br>key drive | USB<br>interface<br>via PCH.<br>Accessed<br>via system<br>OS | No write protect | Can be cleared in system OS | | СРИ | Volatile | 1 or 2 | CPU1 /<br>CPU2 | Various | Cache + registers | Yes | Processor<br>cache +<br>registers | Various | Various | Remove A/C | | iDRAC DDR | Volatile | 1 | U_IDRAC9<br>_DRAM1 | 512 MB | DRAM | No | iDRAC local<br>memory | iDRAC<br>Firmware | No write protect | Remove A/C | | iDRAC | Volatile | 1 | U_IDRAC | For CPU:<br>128 KB +<br>Registers<br>Co-proc:<br>64 Kb +<br>Registers | Cache + registers | No | Processor<br>cache +<br>registers | iDRAC<br>Firmware | No write protect | Remove A/C | | PIROM | Non-<br>Volatile | 1 or 2 | CPU1 /<br>CPU2 | 256 Bytes | EEPROM | No | Processor info<br>+ scratchpad | SMBus<br>interface to<br>iDRAC | 128 bytes<br>protected by<br>Intel/128<br>bytes not<br>protected | User cannot clear. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |----------------------|---------------------------------|--------------|-----------------------------------------|-----------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------|-------------------------------------|----------------------------| | Recovery<br>BIOS SPI | Non-<br>Volatile | 1 | U_REC_SP<br>I_BIOS | 16 MB | SPI Flash | No | Recovery image | SPI<br>interface<br>via iDRAC | No write protect | User cannot clear. | | 24x2.5" Withou | NVME suppo | ort Backplan | e | | | | | | | | | SEP internal flash | Non-<br>Volatile | 4 | U5_SEP,<br>U6_SEP,<br>U7_SEP,<br>U8_SEP | Flash: 32<br>KB+4 KB<br>EEPROM:<br>2 KB | Integrated<br>Flash+EEPR<br>OM | No | Firmware +<br>FRU | I2C<br>interface<br>via iDRAC | Program write protect bit | User cannot clear. | | 24x2.5" With N\ | /ME support E | Backplane | | | | | | | | | | SEP internal flash | Non-<br>Volatile | 4 | U5_SEP,<br>U6_SEP,<br>U7_SEP,<br>U8_SEP | Flash: 64<br>KB+4 KB<br>EEPROM:<br>2 KB | Integrated<br>Flash+EEPR<br>OM | No | Firmware +<br>FRU | I2C<br>interface<br>via iDRAC | Program write protect bit | User cannot clear. | | 24x2.5" EXP/Ba | ckplane | | | | | | | | | | | NVSRAM<br>Memory | Non-<br>Volatile | 1 | U_3 | 1 MB | Flash | No | FW config data | Common<br>Flash<br>memory<br>Interface<br>(CFI) | Hardware<br>strapping | User cannot clear. | | Flash Memory | Non-<br>Volatile | 1 | U_2 | 128 MB | Flash | No | Firmware | Common<br>Flash<br>memory<br>Interface<br>(CFI) | Hardware<br>strapping | User cannot clear. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |------------------------------|---------------------------------|----------|-------------------------------------------------|---------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|---------------------------------|-------------------------------------|-------------------------------------|----------------------------| | Expander FRU | Non-<br>Volatile | 1 | U_EXP_FR<br>U1 | 512 Bytes | I2C EEPROM | No | FRU | I2C<br>interface<br>via<br>expander | Hardware<br>strapping | User cannot clear. | | Backplane<br>FRU | Non-<br>Volatile | 4 | U_BP_FRU 1, U_BP_FRU 2, U_BP_FRU 3, U_BP_FRU 14 | 256 Bytes | I2C EEPROM | No | FRU | I2C<br>interface<br>via iDRAC | Hardware<br>strapping | User cannot clear. | | 12x3.5"<br>Backplane | | | | | | | | | | | | SEP internal flash | Non-<br>Volatile | 4 | U5_SEP,<br>U6_SEP,<br>U7_SEP,<br>U8_SEP | Flash: 32<br>KB+4 KB<br>EEPROM:<br>2 KB | Integrated<br>Flash+EEPR<br>OM | No | Firmware +<br>FRU | I2C<br>interface<br>via iDRAC | Program write protect bit | User cannot clear. | | Chassis Manag | e Board | | | | | | | | | | | Controller<br>internal flash | Non-<br>Volatile | 1 | U_MCU1 | Flash:256<br>KB+256K<br>B<br>SRAM:<br>136KB | Integrated<br>Flash+SRAM | No | Firmware | I2C<br>interface<br>via iDRAC | No write protect | User cannot clear. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |---------------------------|---------------------------------|----------|-------------------------|---------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------|----------------------------------------------------------|----------------------------| | FPGA | Volatile | 1 | U_FPGA1 | Flash:256<br>KB+256K<br>B<br>SRAM:<br>136KB | Integrated<br>Flash+SRAM | No | Firmware | JTAG<br>interface<br>via CM | No write protect | User cannot clear. | | FPGA SPI<br>Flash | Non-<br>Volatile | 1 | U18 | 2 MB | Flash | No | FPGA<br>configuration<br>image | SPI<br>interface<br>via CM | No write protect | User cannot clear. | | CM FRU | Non-<br>Volatile | 1 | U_EEPRO<br>M1 | 32 KB | Flash | No | FRU | I2C<br>interface<br>via iDRAC | No write protect | User cannot clear. | | H740, H740P,<br>H830 PERC | | | | | | | | | | | | NVSRAM | Non-<br>Volatile | 1 | U1087 | 128 KB | NVSRAM | No | Configuration data | ROC writes<br>configuratio<br>n data to<br>NVSRAM | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | FRU | Non-<br>Volatile | 1 | U1019 | 256 B | FRU | No | Card<br>manufacturing<br>information | Programme<br>d at ICT<br>during<br>production. | no write<br>protect | User cannot clear. | | Flash | Non-<br>Volatile | 1 | U1086 | 16 MB | Flash | No | Card<br>firmware | Pre-<br>programme<br>d before<br>assembly | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |--------------|---------------------------------|----------|-------------------------|--------|--------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SPD | Non-<br>Volatile | 1 | U22 | 256 B | SPD | No | Memory<br>configuration<br>data | Pre-<br>programm<br>ed before<br>assembly | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | Backup Flash | Non-<br>Volatile | 1 | U1100 | 8 GB | Backup<br>Flash | No | Holds cache<br>data during<br>power loss | FPGA backs up DDR data to this device in case of a power failure | No write<br>protect. Not<br>visible to Host<br>Processor | Flash can be cleared by powering up the card and allowing the controller to flush the contents to VDs. If the VDs are no longer available, cache can be cleared by going into controller bios and selecting Discard Preserved Cache. | | SDRAM | Volatile | 9 | U1077-<br>U1085 | 8 GB | SDRAM | No | Cache for<br>HDD I/O | ROC writes<br>to this<br>memory -<br>using it as<br>cache for<br>data IO to<br>HDDs | No write<br>protect. Not<br>visible to Host<br>Processor | Cache can be cleared<br>by powering off the<br>card | | H330 PERC | | | | | | | | | | | | NVSRAM | Non-<br>Volatile | 1 | U1033 | 128 KB | NVSRAM | No | Configuration data | ROC writes<br>configuratio<br>n data to<br>NVSRAM | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |------------------|---------------------------------|----------|-------------------------|--------|--------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------| | FRU | Non-<br>Volatile | 1 | U1019 | 256 B | FRU | No | Card<br>manufacturing<br>information | Programme<br>d at ICT<br>during<br>production | No write protect | User cannot clear. | | 1-Wire<br>EEPROM | Non-<br>Volatile | 1 | U1004 | 128 B | 1-Wire<br>EEPROM | No | Holds default<br>controller<br>properties/setti<br>ngs | ROC writes<br>data to this<br>memory | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | SBR | Non-<br>Volatile | 1 | U1020 | 8 KB | Serial Boot<br>ROM | No | Bootloader | Pre-<br>programme<br>d before<br>assembly | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | Flash | Non-<br>Volatile | 1 | U3 | 16 MB | Flash | No | Card firmware | Pre-<br>programme<br>d before<br>assembly.<br>Can be<br>updated<br>using<br>Dell/LSI<br>tools | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | HBA330<br>PERC | | | | | | | | | | | | NVSRAM | Non-<br>Volatile | 1 | U1033 | 128 KB | NVSRAM | No | Configuration data | ROC writes<br>configuratio<br>n data to<br>NVSRAM | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |-------------------------------------|---------------------------------|----------|-------------------------|-----------|--------------------------------------|---------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------| | FRU | Non-<br>Volatile | 1 | U1019 | 256 B | FRU | No | Card<br>manufacturing<br>information | Programme<br>d at ICT<br>during<br>production | No write protect | User cannot clear. | | SBR | Non-<br>Volatile | 1 | U1020 | 8 KB | Serial Boot<br>ROM | No | Bootloader | Pre-<br>programme<br>d before<br>assembly | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | Flash | Non-<br>Volatile | 1 | U3 | 16 MB | Flash | No | Card firmware | Pre-<br>programme<br>d before<br>assembly.<br>Can be<br>updated<br>using<br>Dell/LSI<br>tools | No write<br>protect. Not<br>visible to Host<br>Processor | User cannot clear. | | TPM | | | | | | | | | | | | Trusted<br>Platform<br>Module (TPM) | Non-<br>Volatile | 1 | ТРМ | 128 Bytes | EEPROM | Yes | Storage of encryption keys | Using TPM<br>Enabled<br>operating<br>systems | SW write protected | F2 Setup option | | Main Riser | | | | | | | | | | | | RSPI | Non-<br>Volatile | 1 | U3 | 4 MB | SPI Flash | SPI flash is only indirectly connected to iDRAC. iDRAC can | Boot<br>firmware<br>storage | SPI<br>interface<br>via iDRAC | No write protect | Not user clearable | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |-----------------|---------------------------------|----------|-------------------------|---------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | read any address in the SPI flash, but may only write the primary firmware storage area as a part of a firmware update procedure. | | | | | | uSD Card | Non-<br>Volatile | 1 | J3 | 8GB /<br>16GB | NAND flash | yes | populate<br>out-of-band<br>or optionally<br>connect to<br>the host as<br>mass storage<br>and boot<br>mechanism | User can provide data to iDRAC (entirely in the iDRAC domain) to be pushed into uSD | no write<br>protect | (1) card may be physically removed and destroyed or cleared via standard means on a separate computer OR (2) User has access to the card in the host domain and may clear it manually | | Flash<br>memory | Non-<br>Volatile | 1 | U1 | 64 KB | Flash | No | Micro-SD<br>card reader<br>Firmware | SPI<br>interface<br>via Micro- | No write protect | Not user clearable | | Item | Non-<br>Volatile or<br>Volatile | Quantity | Reference<br>Designator | Size | Type (e.g.<br>Flash PROM,<br>EEPROM) | Can user programs or operating system write data to it during normal operation? | Purpose?<br>(e.g. boot<br>code) | How is data input to this memory? | How is this memory write protected? | How is the memory cleared? | |----------------------------|---------------------------------|----------|-------------------------|----------------|--------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------| | | | | | | | | | SD | | | | | | | | | | | | controller | | | | Omni-Path<br>Cable Carrier | | | | | | | | | | | | Carrier FRU | Non-<br>Volatile | 1 | U2 | 2 Kb | I2C EEPROM | No | FRU | I2C<br>interface<br>via PCH | no write protect | Not user clearable | | PSU | | | | | | | | | | | | Microcontroller | Non-<br>Volatile | Up to 3 | Microchip | Up to 64<br>KB | Flash PROM<br>and EEPROM | Yes | Report PSU information and control firmware | The data is<br>flash via<br>Dell Update<br>Package(D<br>UP) | Using<br>signature and<br>manufacture<br>key to protect<br>memory write | Before firmware update, the memory will be cleared. | **NOTE:** For any information that you may need, direct your questions to your Dell Marketing contact. Trademarks used in this text: Dell™, the DELL logo, and PowerEdge™ are trademarks of Dell Inc. $<sup>\</sup>hbox{@ }2017$ Dell Inc. or its subsidiaries.